|  | 
|  | 1 | +// SPDX-License-Identifier: GPL-2.0 | 
|  | 2 | +/* | 
|  | 3 | + * Copyright 2018 Advanced Micro Devices, Inc. | 
|  | 4 | + * | 
|  | 5 | + * Permission is hereby granted, free of charge, to any person obtaining a | 
|  | 6 | + * copy of this software and associated documentation files (the "Software"), | 
|  | 7 | + * to deal in the Software without restriction, including without limitation | 
|  | 8 | + * the rights to use, copy, modify, merge, publish, distribute, sublicense, | 
|  | 9 | + * and/or sell copies of the Software, and to permit persons to whom the | 
|  | 10 | + * Software is furnished to do so, subject to the following conditions: | 
|  | 11 | + * | 
|  | 12 | + * The above copyright notice and this permission notice shall be included in | 
|  | 13 | + * all copies or substantial portions of the Software. | 
|  | 14 | + * | 
|  | 15 | + * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
|  | 16 | + * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
|  | 17 | + * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL | 
|  | 18 | + * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR | 
|  | 19 | + * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, | 
|  | 20 | + * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR | 
|  | 21 | + * OTHER DEALINGS IN THE SOFTWARE. | 
|  | 22 | + * | 
|  | 23 | + */ | 
|  | 24 | +#include "amdgpu.h" | 
|  | 25 | +#include "nv.h" | 
|  | 26 | + | 
|  | 27 | +#include "soc15_common.h" | 
|  | 28 | +#include "soc15_hw_ip.h" | 
|  | 29 | +#include "cyan_skillfish_ip_offset.h" | 
|  | 30 | + | 
|  | 31 | +int cyan_skillfish_reg_base_init(struct amdgpu_device *adev) | 
|  | 32 | +{ | 
|  | 33 | +	/* HW has more IP blocks,  only initialized the blocke needed by driver */ | 
|  | 34 | +	uint32_t i; | 
|  | 35 | + | 
|  | 36 | +	adev->gfx.xcc_mask = 1; | 
|  | 37 | +	for (i = 0 ; i < MAX_INSTANCE ; ++i) { | 
|  | 38 | +		adev->reg_offset[GC_HWIP][i] = (uint32_t *)(&(GC_BASE.instance[i])); | 
|  | 39 | +		adev->reg_offset[HDP_HWIP][i] = (uint32_t *)(&(HDP_BASE.instance[i])); | 
|  | 40 | +		adev->reg_offset[MMHUB_HWIP][i] = (uint32_t *)(&(MMHUB_BASE.instance[i])); | 
|  | 41 | +		adev->reg_offset[ATHUB_HWIP][i] = (uint32_t *)(&(ATHUB_BASE.instance[i])); | 
|  | 42 | +		adev->reg_offset[NBIO_HWIP][i] = (uint32_t *)(&(NBIO_BASE.instance[i])); | 
|  | 43 | +		adev->reg_offset[MP0_HWIP][i] = (uint32_t *)(&(MP0_BASE.instance[i])); | 
|  | 44 | +		adev->reg_offset[MP1_HWIP][i] = (uint32_t *)(&(MP1_BASE.instance[i])); | 
|  | 45 | +		adev->reg_offset[VCN_HWIP][i] = (uint32_t *)(&(UVD0_BASE.instance[i])); | 
|  | 46 | +		adev->reg_offset[DF_HWIP][i] = (uint32_t *)(&(DF_BASE.instance[i])); | 
|  | 47 | +		adev->reg_offset[DCE_HWIP][i] = (uint32_t *)(&(DMU_BASE.instance[i])); | 
|  | 48 | +		adev->reg_offset[OSSSYS_HWIP][i] = (uint32_t *)(&(OSSSYS_BASE.instance[i])); | 
|  | 49 | +		adev->reg_offset[SDMA0_HWIP][i] = (uint32_t *)(&(GC_BASE.instance[i])); | 
|  | 50 | +		adev->reg_offset[SDMA1_HWIP][i] = (uint32_t *)(&(GC_BASE.instance[i])); | 
|  | 51 | +		adev->reg_offset[SMUIO_HWIP][i] = (uint32_t *)(&(SMUIO_BASE.instance[i])); | 
|  | 52 | +		adev->reg_offset[THM_HWIP][i] = (uint32_t *)(&(THM_BASE.instance[i])); | 
|  | 53 | +		adev->reg_offset[CLK_HWIP][i] = (uint32_t *)(&(CLK_BASE.instance[i])); | 
|  | 54 | +	} | 
|  | 55 | +	return 0; | 
|  | 56 | +} | 
0 commit comments